Cypress Semiconductor NOR 128Mbit CFI Flash Memory 84-Pin FBGA, S29WS128P0PBFW000
- RS Stock No.:
- 193-8927
- Mfr. Part No.:
- S29WS128P0PBFW000
- Brand:
- Cypress Semiconductor
Unavailable
RS will no longer stock this product.
- RS Stock No.:
- 193-8927
- Mfr. Part No.:
- S29WS128P0PBFW000
- Brand:
- Cypress Semiconductor
Specifications
Technical Reference
Legislation and Compliance
Product Details
Find similar products by selecting one or more attributes.
Select all | Attribute | Value |
|---|---|---|
| Brand | Cypress Semiconductor | |
| Memory Size | 128Mbit | |
| Interface Type | CFI | |
| Package Type | FBGA | |
| Pin Count | 84 | |
| Organisation | 8M X 16 | |
| Mounting Type | Surface Mount | |
| Cell Type | NOR | |
| Minimum Operating Supply Voltage | 1.7 V | |
| Maximum Operating Supply Voltage | 1.95 V | |
| Dimensions | 11.6 x 8 x 0.76mm | |
| Maximum Random Access Time | 80ns | |
| Maximum Operating Temperature | +85 °C | |
| Number of Banks | 16 | |
| Number of Bits per Word | 8bit | |
| Minimum Operating Temperature | -25 °C | |
| Number of Words | 16M | |
| Select all | ||
|---|---|---|
Brand Cypress Semiconductor | ||
Memory Size 128Mbit | ||
Interface Type CFI | ||
Package Type FBGA | ||
Pin Count 84 | ||
Organisation 8M X 16 | ||
Mounting Type Surface Mount | ||
Cell Type NOR | ||
Minimum Operating Supply Voltage 1.7 V | ||
Maximum Operating Supply Voltage 1.95 V | ||
Dimensions 11.6 x 8 x 0.76mm | ||
Maximum Random Access Time 80ns | ||
Maximum Operating Temperature +85 °C | ||
Number of Banks 16 | ||
Number of Bits per Word 8bit | ||
Minimum Operating Temperature -25 °C | ||
Number of Words 16M | ||
The Cypress Semiconductor 128Mb mirror bit flash product fabricated on 90 nm process technology. These burst mode Flash device are capable of performing simultaneous read and write operation with zero latency on two separate bank using separate data and address pins. It has synchronous or asynchronous program operation which is independent of burst control register setting.
Four 16K word sector at both top and bottom of memory array
Dual boot sector configuration (top and bottom)
Handshaking by monitoring RDY
Dual boot sector configuration (top and bottom)
Handshaking by monitoring RDY
