Renesas Electronics 9DB633AGILF Clock Buffer 28-Pin TSSOP
- RS Stock No.:
- 263-7988P
- Mfr. Part No.:
- 9DB633AGILF
- Brand:
- Renesas Electronics
Bulk discount available
Subtotal 10 units (supplied in a tube)*
£39.80
(exc. VAT)
£47.80
(inc. VAT)
FREE delivery for orders over £50.00
Temporarily out of stock
- Shipping from 02 January 2026
Need more? Click ‘Check delivery dates’ to find extra stock and lead times.
Units | Per unit |
---|---|
10 - 24 | £3.98 |
25 - 49 | £3.89 |
50 - 99 | £3.77 |
100 + | £3.26 |
*price indicative
- RS Stock No.:
- 263-7988P
- Mfr. Part No.:
- 9DB633AGILF
- Brand:
- Renesas Electronics
Specifications
Technical Reference
Legislation and Compliance
Product Details
Find similar products by selecting one or more attributes.
Select all | Attribute | Value |
---|---|---|
Brand | Renesas Electronics | |
Number of Elements per Chip | 5 | |
Maximum Supply Current | 200 μA | |
Maximum Input Frequency | 110MHz | |
Mounting Type | Surface Mount | |
Package Type | TSSOP | |
Pin Count | 28 | |
Select all | ||
---|---|---|
Brand Renesas Electronics | ||
Number of Elements per Chip 5 | ||
Maximum Supply Current 200 μA | ||
Maximum Input Frequency 110MHz | ||
Mounting Type Surface Mount | ||
Package Type TSSOP | ||
Pin Count 28 | ||
- COO (Country of Origin):
- TW
The Renesas Electronics zero-delay buffer supports PCIe Gen1 and Gen2 clocking requirements. It is driven by a differential SRC output pair from an IDT main clock generator. It attenuates jitter on the input clock and has a selectable PLL bandwidth to maximize performance in systems with or without spread-spectrum clocking.
SMBus Interface
Selectable PLL bandwidth
Minimizes jitter peaking in downstream PLLs
Cycle-to-cycle jitter < 50ps
Output-to-output skew < 50 ps
PCIe Gen3 phase jitter < 1.0ps RMS
Selectable PLL bandwidth
Minimizes jitter peaking in downstream PLLs
Cycle-to-cycle jitter < 50ps
Output-to-output skew < 50 ps
PCIe Gen3 phase jitter < 1.0ps RMS