Renesas Electronics 9DBV0431AKILF Buffer 32-Pin QFN
- RS Stock No.:
- 249-4405
- Mfr. Part No.:
- 9DBV0431AKILF
- Brand:
- Renesas Electronics
Bulk discount available
Subtotal (1 pack of 2 units)*
£4.47
(exc. VAT)
£5.364
(inc. VAT)
FREE delivery for orders over £50.00
In Stock
- 482 unit(s) ready to ship
Need more? Click ‘Check delivery dates’ to find extra stock and lead times.
Units | Per unit | Per Pack* |
---|---|---|
2 - 8 | £2.235 | £4.47 |
10 - 18 | £2.005 | £4.01 |
20 - 98 | £1.965 | £3.93 |
100 - 198 | £1.65 | £3.30 |
200 + | £1.615 | £3.23 |
*price indicative
- RS Stock No.:
- 249-4405
- Mfr. Part No.:
- 9DBV0431AKILF
- Brand:
- Renesas Electronics
Specifications
Technical Reference
Legislation and Compliance
Product Details
Find similar products by selecting one or more attributes.
Select all | Attribute | Value |
---|---|---|
Brand | Renesas Electronics | |
Number of Elements per Chip | 4 | |
Maximum Supply Current | 4 mA | |
Maximum Input Frequency | 137.5MHz | |
Mounting Type | Surface Mount | |
Package Type | QFN | |
Pin Count | 32 | |
Select all | ||
---|---|---|
Brand Renesas Electronics | ||
Number of Elements per Chip 4 | ||
Maximum Supply Current 4 mA | ||
Maximum Input Frequency 137.5MHz | ||
Mounting Type Surface Mount | ||
Package Type QFN | ||
Pin Count 32 | ||
The Renesas Electronics 9DBV0431 is a 4-output very low power buffer for 100 MHz PCIe Gen1, Gen2 and Gen3 applications. It can also be used for 50M or 125M Ethernet Applications via software frequency selection. The device has 4 output enables for clock management.
1.8 V operation: minimal power consumption
OE# pins: support DIF power management
HCSL compatible differential input: can be driven by common clock sources
LP-HCSL differential clock outputs: reduced power and board space
Programmable slew rate for each output: allows tuning for various line lengths
Programmable output amplitude: allows tuning for various application environments
Pin/software selectable PLL bandwidth and PLL Bypass: minimize phase jitter for each application
Outputs blocked until PLL is locked: clean system start-up
Software selectable 50 MHz or 125 MHz PLL operation: useful for Ethernet applications
Configuration can be accomplished with strapping pins: SMBus interface not required for device control
3.3 V tolerant SMBus interface works with legacy controllers
OE# pins: support DIF power management
HCSL compatible differential input: can be driven by common clock sources
LP-HCSL differential clock outputs: reduced power and board space
Programmable slew rate for each output: allows tuning for various line lengths
Programmable output amplitude: allows tuning for various application environments
Pin/software selectable PLL bandwidth and PLL Bypass: minimize phase jitter for each application
Outputs blocked until PLL is locked: clean system start-up
Software selectable 50 MHz or 125 MHz PLL operation: useful for Ethernet applications
Configuration can be accomplished with strapping pins: SMBus interface not required for device control
3.3 V tolerant SMBus interface works with legacy controllers