Infineon CY2308SXI-1 PLL Clock Buffer 16-Pin SOIC
- RS Stock No.:
- 194-9014P
- Mfr. Part No.:
- CY2308SXI-1
- Brand:
- Infineon
Bulk discount available
Subtotal 10 units (supplied in a tube)*
£76.50
(exc. VAT)
£91.80
(inc. VAT)
FREE delivery for orders over £50.00
Temporarily out of stock
- 3 unit(s) ready to ship
Need more? Click ‘Check delivery dates’ to find extra stock and lead times.
Units | Per unit |
---|---|
10 - 24 | £7.65 |
25 - 49 | £7.33 |
50 - 99 | £7.00 |
100 + | £6.52 |
*price indicative
- RS Stock No.:
- 194-9014P
- Mfr. Part No.:
- CY2308SXI-1
- Brand:
- Infineon
Specifications
Technical Reference
Legislation and Compliance
Product Details
Find similar products by selecting one or more attributes.
Select all | Attribute | Value |
---|---|---|
Brand | Infineon | |
Number of Elements per Chip | 1 | |
Maximum Supply Current | 45 mA | |
Maximum Input Frequency | 133.3MHz | |
Mounting Type | Surface Mount | |
Package Type | SOIC | |
Pin Count | 16 | |
Dimensions | 9.98 x 3.98 x 1.47mm | |
Length | 9.98mm | |
Width | 3.98mm | |
Height | 1.47mm | |
Maximum Operating Supply Voltage | 3.6 V | |
Maximum Operating Temperature | +85 °C | |
Maximum Output Frequency | 100MHz | |
Minimum Operating Supply Voltage | 3 V | |
Minimum Output Frequency | 10MHz | |
Minimum Operating Temperature | -40 °C | |
Select all | ||
---|---|---|
Brand Infineon | ||
Number of Elements per Chip 1 | ||
Maximum Supply Current 45 mA | ||
Maximum Input Frequency 133.3MHz | ||
Mounting Type Surface Mount | ||
Package Type SOIC | ||
Pin Count 16 | ||
Dimensions 9.98 x 3.98 x 1.47mm | ||
Length 9.98mm | ||
Width 3.98mm | ||
Height 1.47mm | ||
Maximum Operating Supply Voltage 3.6 V | ||
Maximum Operating Temperature +85 °C | ||
Maximum Output Frequency 100MHz | ||
Minimum Operating Supply Voltage 3 V | ||
Minimum Output Frequency 10MHz | ||
Minimum Operating Temperature -40 °C | ||
The CY2308 is a 3.3 V Zero Delay Buffer designed to distribute high speed clocks in PC, workstation, datacom, telecom, and other high performance applications. The part has an on-chip PLL that locks to an input clock presented on the REF pin. The PLL feedback is driven from external FBK pin, so user has flexibility to choose any one of the outputs as feedback input and connect it to FBK pin. The input-to-output skew is less than 250 ps and output-to-output skew is less than 200 ps. The CY2308 has two banks of four outputs each that is controlled by the select inputs as shown in the table Select Input Decoding on page 3. If all output clocks are not required, Bank B is three-stated. The input clock is directly applied to the output for chip and system testing purposes by the select inputs. The CY2308 PLL enters a power down state when there are no rising edges on the REF input. In this mode, all outputs are three-stated and the PLL is turned off resulting in less than 25 μA of current draw.