Toshiba 74VHC00FT, Quad 2-Input NAND Logic Gate, 14-Pin TSSOP
- RS Stock No.:
- 171-3578P
- Mfr. Part No.:
- 74VHC00FT
- Brand:
- Toshiba
Discontinued
- RS Stock No.:
- 171-3578P
- Mfr. Part No.:
- 74VHC00FT
- Brand:
- Toshiba
Specifications
Technical Reference
Legislation and Compliance
Product Details
Find similar products by selecting one or more attributes.
Select all | Attribute | Value |
|---|---|---|
| Brand | Toshiba | |
| Logic Function | NAND | |
| Mounting Type | Surface Mount | |
| Number of Elements | 4 | |
| Number of Inputs per Gate | 2 | |
| Package Type | TSSOP | |
| Pin Count | 14 | |
| Logic Family | 74VHC | |
| Input Type | CMOS, TTL | |
| Maximum Operating Supply Voltage | 5.5 V | |
| Maximum High Level Output Current | -8mA | |
| Maximum Propagation Delay Time @ Maximum CL | 14.5 ns @ 50 pF | |
| Minimum Operating Supply Voltage | 2 V | |
| Maximum Low Level Output Current | 8mA | |
| Maximum Operating Temperature | +125 °C | |
| Output Type | Buffer, CMOS | |
| Dimensions | 5 x 4.4 x 1mm | |
| Height | 1mm | |
| Propagation Delay Test Condition | 50pF | |
| Automotive Standard | AEC-Q100 | |
| Length | 5mm | |
| Minimum Operating Temperature | -40 °C | |
| Width | 4.4mm | |
| Select all | ||
|---|---|---|
Brand Toshiba | ||
Logic Function NAND | ||
Mounting Type Surface Mount | ||
Number of Elements 4 | ||
Number of Inputs per Gate 2 | ||
Package Type TSSOP | ||
Pin Count 14 | ||
Logic Family 74VHC | ||
Input Type CMOS, TTL | ||
Maximum Operating Supply Voltage 5.5 V | ||
Maximum High Level Output Current -8mA | ||
Maximum Propagation Delay Time @ Maximum CL 14.5 ns @ 50 pF | ||
Minimum Operating Supply Voltage 2 V | ||
Maximum Low Level Output Current 8mA | ||
Maximum Operating Temperature +125 °C | ||
Output Type Buffer, CMOS | ||
Dimensions 5 x 4.4 x 1mm | ||
Height 1mm | ||
Propagation Delay Test Condition 50pF | ||
Automotive Standard AEC-Q100 | ||
Length 5mm | ||
Minimum Operating Temperature -40 °C | ||
Width 4.4mm | ||
The 74VHC00FT is an advanced high speed CMOS 2-INPUT NAND GATE fabricated with silicon gate C2MOS technology. It achieves the high speed operation similar to equivalent Bipolar Schottky TTL while maintaining the CMOS low power dissipation. The internal circuit is composed of 3 stages including buffer output, which provide high noise immunity and stable output. An input protection circuit ensures that 0 to 5.5 V can be applied to the input pins without regard to the supply voltage. This device can be used to interface 5 V to 3 V systems and two supply systems such as battery back up. This circuit prevents device destruction due to mismatched supply and input voltages.
Wide operating temperature: Topr = -40 to 125
High speed: tpd = 3.7 ns (typ.) VCC = 5.0 V
Low power dissipation: ICC = 2.0 μA (max) Ta = 25
High noise immunity: VNIH = VNIL = 28 % VCC (min)
Power-down protection is provided on all inputs.
Balanced propagation delays: tPLH ≈ tPHL
Wide operating voltage range: VCC(opr) = 2.0 V to 5.5 V
Low noise: VOLP = 0.8 V (max)
Pin and function compatible with the 74 series (AC/HC/AHC/LV etc.) 00 type.
High speed: tpd = 3.7 ns (typ.) VCC = 5.0 V
Low power dissipation: ICC = 2.0 μA (max) Ta = 25
High noise immunity: VNIH = VNIL = 28 % VCC (min)
Power-down protection is provided on all inputs.
Balanced propagation delays: tPLH ≈ tPHL
Wide operating voltage range: VCC(opr) = 2.0 V to 5.5 V
Low noise: VOLP = 0.8 V (max)
Pin and function compatible with the 74 series (AC/HC/AHC/LV etc.) 00 type.
